# Low-Voltage Multi-input High Trans-conductance Amplifier using Flipped Voltage Follower and its application in High Pass Filter

Parnika Bansal ECE Division NSIT, Delhi-110078 India parnikabansal07@gmail.com Bhawna Aggarwal ECE Division NSIT, Delhi-110078 India kbhawnagarg@yahoo.co.in Ravi Tomar Department of Informatics University of Petroleum & Energy Studies Dehradun, India ravitomar7@gmail.com

Abstract—In this paper, a multi-input transconductance amplifier using Fully Differential Flipped Voltage Follower (FDFVF) has been proposed. The proposed circuit works at low supply voltage and produces large output current while using minimum number of active and passive elements. FVF technique has been used due to its differential characteristics along with low voltage and low power operation. Also proposed work realizes a high pass filter. The simulations of FDFVF based amplifier and its application in high pass filter has been shown using LTspice XVII.

Keywords—multiple-input OTA; low-voltage; operational transconductance amplifiers; flipped voltage follower; differential flipped voltage follower.

## I. INTRODUCTION

Downscaling of CMOS processes has constrained analog circuits to operate with ceaselessly expanding supply voltages. This development has continuously increased the requirement of less power consumption devices. Portable electronic market has increased the need of low supply voltages and low power consumption [1][2][3]. Several techniques have been proposed to reduce supply voltage requirements. One of them is Flipped Voltage Follower (FVF).

FVFs have an advantage over conventional voltage follower because they have a unity gain and can work under less supply voltages [4]. They are helpful in implementation of linear CMOS transconductors. Differential FVF structures are used to build low power, low voltage Class AB stages [5].

Multiple Input-Operational Transconductance Amplifier (MIOTA) has similar structures like OTA with the difference that it has n-number of voltage inputs which are converted into single output current. Therefore, there is increase in the transconductance.

In this paper, the research work carried out is organized as follows: Section II discusses FVF and different structures of FVF and their DC characteristics in order to show that FVF has unity gain, can be used at low supply voltages and has less power consumption. Section III discusses basics of Operational transconductance amplifier (OTA) and MIOTA. Section IV shows the proposed work in FDFVF transconductor that uses multiple inputs and gives the advantage of large output current. Also, their use in MISO high pass filter. Section V shows the simulation results. Section VI concludes the work.

## II. LOW VOLTAGE STRUCTURES

## A. Flipped Voltage Follower:

A common drain amplifier (shown in Fig. 1) also known as source follower or voltage buffer is one of the basic building blocks of the analog systems. There is a constant current source  $I_x$  biasing on the source terminal of M1 transistor which keeps the gate to source voltage constant. If the body effect is neglected, output follows the input voltage with a dc shift of constant  $V_{SGM1}$  as given by Eq. 1. When the load current changes, the current through transistor M1 changes and thus  $V_{SGM1}$  is not constant, therefore for resistive and capacitive (at high frequency) loads output of the source follower does not follow input and hence voltage gain of the circuit is less than unity.

$$V_{out} = V_{in} + V_{SGM1} \tag{1}$$



Fig. 1. Common drain amplifier

The Flipped Voltage Follower (FVF) overcomes this drawback. This circuit in Fig. 2(a) or 2(b) is an enhanced version of conventional voltage follower.



Fig. 2(a). PMOS FVF

Fig. 2(b). NMOS FVF

It has an extra transistor M2 connected in series-shunt feedback with the input transistor M<sub>1</sub> to keep the current through M<sub>1</sub> constant, independent of the output load [4]. Any deviation in the output current due to load is absorbed by the MOSFET in feedback path ( $M_2$ ). Keeping  $V_{SGM1}$  constant and body effect and the short channel effects are neglected, voltage gain is unity.

## B. Differential Flipped Voltage Follower:

A Differential structure can be built by adding an extra transistor M<sub>3</sub> at node B in basic FVF cell, shown in Fig. 3(a) and 3(b). Node B is the output of FVF cell and has low output impedance because of which if there are large current variations at the output, the voltage at output remains approximately constant [4]. Assuming same aspect ratios of  $M_1$  and  $M_3$  and under quiescent conditions ( $V_1=V_3$ ),  $I_{DM3}=I_{DM1}=I_X$ . If a non-zero differential input i.e.  $V_1-V_3$  is given, current variations in M<sub>3</sub> increases exponentially (obeying MOS square law). The maximum output current is much greater than the quiescent current. The DC characteristics are shown in Fig. 4.



Fig. 3(a). DFVF PMOS

Fig. 3(b). DFVF NMOS



Important applications of DFVF are:

- It can provide output as both current (I<sub>DM3</sub> which can be a) copied through current mirrors) and voltage.
- b) Differential class AB circuits can be derived [4].
- It reduces number of poles and zeros, thus reduces noise. c)
- It is operated at low supply voltage. d)

## C. Fully Differential Flipped Voltage Follower:

Differential FVF shows one side of the output current, Fully Differential FVF (shown in Fig. 5(a) and 5(b)) has two DFVFs connected such that the output gives a fully differential behavior, at any value of V<sub>1</sub>-V<sub>3</sub> there are two

values of current. The output current produced is much larger than the biasing current  $(I_X)$  thus it shows class AB behavior.



Fig. 5(a). NMOS based Fully Differential Flip Voltage Follower (FDFVF)



Fig. 5(b): PMOS based Fully Differential Flip Voltage Follower (FDFVF)

Output currents generated (I<sub>DM3</sub> and I<sub>DM6</sub>) are proportion to the differential input voltages at transistor M<sub>1</sub> and M<sub>4</sub>. It has large CMRR. Under quiescent condition when V<sub>1</sub>=V<sub>3</sub> and same dimensions of transistors  $M_1(M_3)$  and  $M_4(M_6)$  which are making differential pair, then  $I_{DM3}=I_{DM1}=I_X$  [6]. DC characteristic of FD-FVF is shown in Fig. 6.



#### III. OTA AND MIOTA

OTA is a Voltage Controlled Current Source (VCCS) which accepts differential input voltage. The schematic symbol of OTA is shown in Fig. 7.

An ideal transfer characteristic of OTA is expressed as:  

$$I_{out} = g_m (V_p - V_n)$$
 (2)

where,  $V_p$  is the positive input voltage,  $V_n$  is the negative input voltage and gm is transconductance. gm of an OTA can be changed by varying its biasing current (I<sub>B</sub>). Thereby, OTA provides the flexibility of electronic tuning. OTAs given in [7][8][9] has major constraint that biasing current limits the output current and hence, circuit performance.



Fig. 7. OTA

Generally, an OTA has 2-input terminals. However, it can be designed with more number of input terminals, termed as MIOTA [10][11]. Symbolic structure of MIOTA is shown in Fig. 8. MIOTA is structurally similar to OTA with the difference that it has n-number of differential stages cascaded in parallel. MIOTA can convert more number of voltage inputs into a single output current, given by the expression:



Fig. 8. MIOTA

$$I_{out} = g_m \left( [V_{p1} + V_{p2} + V_{pn}] - [V_{n1} + V_{n2} + V_{nn}] \right)$$
(3)

where,  $g_m$  is transconductance of MIOTA. The output current and thereby  $g_m$  of MIOTA are greater than 2-input OTA. Moreover, it helps in designing large circuits with lesser number of components.

## IV. PROPOSED WORK

In this section, FDFVF based multiple input amplifier has been designed and proposed. It has additional mosfets in parallel with  $M_3$  and  $M_4$  whose sources are connected together at low impedance node. This circuit uses low voltage supply and has large CMRR.

$$V_{DD}^{min} = |V_{TP}| + 2|V_{DSAT}|$$
(4)

where,  $V_{TP}$  is the threshold voltage and  $V_{DSAT}$  is the minimum drain to source voltage which is required to maintain a transistor in saturation. Fig. 9 shows that the low voltage operation is maintained in proposed circuit while it provides high transconductance and multi-input facility.

The drain of mosfets  $M_3$  ( $M_4$ ),  $M_7$  ( $M_8$ ),  $M_9$  ( $M_{10}$ ) and so on are connected together to produce the output current.

$$I_{out} = I_{DM3} + I_{DM7} + I_{DM9} + \dots I_{DMn}$$
(5)

If mosfets  $M_3$ ,  $M_7$ ...  $M_n$  are matched, then transconductance of proposed circuit  $(g_{mp})$  can be given as:

$$g_{mp} = n * g_m \tag{6}$$

where,  $g_m$  represents the transconductance of conventional FDFVF.



Fig. 9. Proposed FDFVF OTA

A voltage mode multi-input single output filter [12] is realized by using the proposed FDFVF OTA. Symbolic representation of the circuit is shown in Fig. 10. The MISO filter utilizes one capacitor and one multi-input FDFVF OTA. It works as a High Pass Filter.



Fig. 10. High Pass Filter [12]





Fig. 11. MISO high pass filter using proposed FDFVF transconductor

## V. SIMULATION RESULTS

The simulations of FDFVF based amplifier and its application in high pass filter has been done LTspice XVII, Table 1 summarizes design parameters of the circuits shown in Fig. 9 and Fig. 11.

TABLE I. VALUE OF COMPONENTS IN MISO FILTER IN FIG. 11.

| Components                                                                                          |               |
|-----------------------------------------------------------------------------------------------------|---------------|
| Name                                                                                                | Value         |
| M <sub>2</sub> , M <sub>3</sub> , M <sub>7</sub> , M <sub>4</sub> , M <sub>6</sub> , M <sub>8</sub> | 400u/1u       |
| $M_1, M_5$                                                                                          | 200u/1u       |
| I <sub>X</sub>                                                                                      | 200u          |
| $V_{DD}, V_{SS}$                                                                                    | +1, -1        |
| С                                                                                                   | 1u, 10n, 100n |

The proposed circuits are simulated at supply voltage of  $\pm 1V$ . A load of 33.3 $\Omega$  is used to obtain the output current in the circuit shown in Fig. 9. The simulation results of proposed fully differential structure with two additional MOSFETs on both sides have been carried out in LTspice. DC response is shown in Fig. 12.



Fig. 12. DC response of Proposed FDFVF OTA

For comparison purpose the similar DC characteristic for FDFVF is shown in Fig. 13. It is observed that with increase in number of inputs, output current and thereby  $g_m$  increases proportionally.



Fig. 13. DC response of FDFVF

Increase in two transistors on each side, triples the output current as finally there are three transistors on each side working. Therefore,  $g_m' = 3*g_m$ . At quiescent condition  $V_{p}$ - $V_n=0$ , output current is equal to the biasing current  $I_X=200uA$ .

Gain Response and Phase response of High-Pass Filter using proposed FDFVF transconductor (Fig. 11) are shown in Fig. 14 and Fig. 15 respectively. This MISO filter is operated at  $\pm 1V$  and has a cut-off frequency of 3kHz.



Fig. 14. Gain Response of Proposed MISO High Pass Filter



Fig. 15. Phase Response of Proposed MISO High Pass Filter

The High pass filter has gain in the frequency from cut-off frequency  $(w_c)$  to infinity. Any input having frequency below  $w_c$  is rejected and value above it passes unaffected.

The cut-off frequency of the filter is given by equation,

$$f_c = \frac{1}{2\pi RC} \tag{7}$$

Parametric analysis showing the change in cut-off frequency of the circuit (Fig. 11) is shown in Fig. 16. If the Capacitor value is reduced the cut-off frequency of the filter increases.



Fig. 16. Parametric analysis showing the change in cut-off frequency of the proposed filter with the change in Capacitor

# VI. CONCLUSION AND FUTURE WORK

In this paper a multi-input transconductance amplifier has been proposed and a high pass filter using the proposed transconductor has been designed. The proposed circuit utilizes the advantage offered by FVF and provides flexibility of providing multiple inputs. This FVF based multiple input offers higher output current and transconductance as compared to conventional FVF structure. In this work results were demonstrated on a circuit with one or two additional input node though further improvements can be achieved by increasing the number of inputs. Also, MISO high pass filter has been realized which has one MIOTA and one capacitor. Its cut-off frequency varies with the change in value of capacitor.

### REFERENCES

- W. Liqiong, K. Roy and V.K. De, "Low voltage low power CMOS design techniques for deep submicron ICs", International Conference on VLSI Design, pp. 24-29, 2000.
- on VLSI Design, pp. 24-29, 2000.
  [2] A. S. Sedra and K. C. Smith, "Microelectronic Circuits", 6th Edition, pp-562-567, Oxford University Press, 2014.
- [3] K. Tanno, H. Matsumoto, O. Ishizuka and Z. Tang, "Simple CMOS Voltage Follower with Resistive Load durability", IEEE Transactions on Circuits and Systems International Journal of Computer Applications (0975 – 8887) vol. 143, no.13, June 2016
- [4] R.G. Carvajal, J. Ramirez-Angulo, A.J. Lopez-Martin, A. Torralba, J.A.G. Galan, A. Carlosena and F.M. Chavero, "The flipped voltage follower: a useful cell for low-voltage low-power circuit design", IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 52, issue 7, pp. 1276-1291, 2005.

- [5] M. Fakhfakh, E. Tlelo-Cuautle and R. Castro-López, "Analog/RF and Mixed-Signal Circuit Systematic Design", Springer-Verlag, 2013.
  [6] N. Narang, B. Aggarwal and M. Gupta. "DTMOS and FD-FVF based
- [6] N. Narang, B. Aggarwal and M. Gupta. "DTMOS and FD-FVF based low voltage high performance Voltage Differencing Transconductance Amplifier (VDTA) and its application in MISO filter", Microelectronics Journal, 2017.
- [7] S.K. Kar and S. Sen, "A highly linear CMOS transconductance amplifier in 180 nm process technology", Analog Integrated Circuits and Signal Processing, vol. 72, no. 1, pp. 163-71, July 2012.
  [8] S.K. Kar and S. Sen, "Linearity improvement of source degenerated
- [8] S.K. Kar and S. Sen, "Linearity improvement of source degenerated transconductance amplifiers", Analog Integrated Circuits and Signal Processing, vol. 74, no. 2, pp. 399- 407, February 2013.
- [9] K. Garradhi, N. Hassen and K. Besbes, "Low voltage low power analog circuit design OTA using signal attenuation technique in universal filter application", IEEE 12th International Multi-Conference in Systems, Signals & Devices (SSD), pp. 1-7, March 2015.
  [10] K.J. Lee, W.C. Wang and K.S. Huang, "A Current-Mode Testable
- [10] K.J. Lee, W.C. Wang and K.S. Huang, "A Current-Mode Testable Design of Operational Transconductance Amplifier–Capacitor Filters", IEEE Trans. Circuits and Systems II: Analog and Digital Signal Processing, vol. 46, no. 4, pp. 401-413, April 1999.
- [11] S. Szczepahki, A. Wyszytiski and Rolf Schaumann, "Highly Linear Voltage-Controlled CMOS Transconductors" IEEE Trans. Circuits and Systems I: Fundamental Theory and Applications, vol. 40, no. 4, pp. 258-262, April 1993.
- [12] S. Z. Iqbal, C. Psychalinos and N. Parveen," First-order allpass filter using multi-input OTA", International Journal of Electronics, vol.100, no.10, pp. 1373-1382, 2013.